



## 1.5A Ultra-LDO with Programmable Sequencing

#### **FEATURES**

- Track Pin Allows for Flexible Power-Up Sequencing
- 1% Accuracy Over Line, Load, and Temperature
- Supports Input Voltages as Low as 0.9V with External Bias Supply
- Adjustable Output (0.8V to 3.6V)
- Ultra-Low Dropout: 55mV at 1.5A (typ)
- Stable with Any or No Output Capacitor
- Excellent Transient Response
- Available in 5mm × 5mm × 1mm QFN and DDPAK-7 Packages
- Open-Drain Power-Good (5 × 5 QFN)
- Active High Enable

## **APPLICATIONS**

- FPGA Applications
- DSP Core and I/O Voltages
- Post-Regulation Applications
- Applications with Special Start-Up Time or Sequencing Requirements



Figure 1. Typical Application Circuit

### DESCRIPTION

The TPS74301 low-dropout (LDO) linear regulator provides an easy-to-use robust power management solution for a wide variety of applications. The TRACK pin allows the output to track an external supply. This feature is useful in minimizing the stress on ESD structures that are present between the CORE and I/O power pins of many processors. The enable input and power-good output allow easy sequencing with external regulators. This complete flexibility allows the user to configure a solution that meets the sequencing requirements of FPGAs, DSPs, and other applications with special start-up requirements.

A precision reference and error amplifier deliver 1% accuracy over load, line, temperature, and process. Each LDO is stable with low-cost ceramic output capacitors and the device is fully specified from –40°C to +125°C. The TPS74301 is offered in a small (5mm × 5mm) QFN package, yielding a highly compact total solution size. For applications that require additional power dissipation, the DDPAK (KTW) package is also available.



Figure 2. Tracking Response

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                                               |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <b>XX</b> is nominal output voltage (for example, 12 = 1.2V, 15 = 1.5V, 01 = Adjustable). (3) <b>YYY</b> is package designator. <b>Z</b> is package quantity. |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Output voltages from 0.9V to 1.5V in 50mV increments and 1.5V to 3.3V in 100mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.
- (3) For fixed 0.8V operation, tie FB to OUT.

#### ABSOLUTE MAXIMUM RATINGS(1)

At  $T_1 = -40^{\circ}$ C to +125°C, unless otherwise noted. All voltages are with respect to GND.

|                                                                                    | TPS74301                 | UNIT |  |
|------------------------------------------------------------------------------------|--------------------------|------|--|
| V <sub>IN</sub> , V <sub>BIAS</sub> Input voltage range                            | −0.3 to +6               | V    |  |
| V <sub>EN</sub> Enable voltage range                                               | -0.3 to +6               | V    |  |
| V <sub>PG</sub> Power-good voltage range                                           | -0.3 to +6               | V    |  |
| I <sub>PG</sub> PG sink current                                                    | 0 to +1.5                | mA   |  |
| V <sub>TRACK</sub> Track pin voltage range                                         | -0.3 to +6               | V    |  |
| V <sub>FB</sub> Feedback pin voltage range                                         | −0.3 to +6               | V    |  |
| V <sub>OUT</sub> Output voltage range                                              | $-0.3$ to $V_{IN} + 0.3$ | V    |  |
| I <sub>OUT</sub> Maximum output current                                            | Internally limited       |      |  |
| Output short circuit duration                                                      | Indefinite               |      |  |
| P <sub>DISS</sub> Continuous total power dissipation See Dissipation Ratings Table |                          |      |  |
| T <sub>J</sub> Operating junction temperature range                                | -40 to +125              | °C   |  |
| T <sub>STG</sub> Storage junction temperature range                                | -55 to +150              | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**

| PACKAGE                    | $\theta_{JA}$ | θјс      | T <sub>A</sub> < +25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C |
|----------------------------|---------------|----------|----------------------------------------|-------------------------------------------------|
| RGW (QFN) <sup>(1)</sup>   | 36.5°C/W      | 4.05°C/W | 2.74W                                  | 27.4mW/°C                                       |
| KTW (DDPAK) <sup>(2)</sup> | 18.8°C/W      | 2.32°C/W | 5.32W                                  | 53.2mW/°C                                       |

(1) See Figure 31 for PCB layout description.

(2) See Figure 34 for PCB layout description.



## **ELECTRICAL CHARACTERISTICS**

At  $V_{EN}$  = 1.1V,  $V_{IN}$  =  $V_{OUT}$  + 0.3V,  $C_{IN}$  =  $C_{BIAS}$  = 0.1 $\mu$ F,  $C_{OUT}$  = 10 $\mu$ F,  $I_{OUT}$  = 50mA,  $V_{BIAS}$  = 5.0V, and  $T_J$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_J$  = +25°C.

| DADAMETED                         |                                                  |                                                                                    |                                    | TPS74301            |       |                    |
|-----------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------|---------------------|-------|--------------------|
|                                   | PARAMETER                                        | TEST CONDITIONS                                                                    | MIN                                | TYP                 | MAX   | UNIT               |
| V <sub>IN</sub>                   | Input voltage range                              |                                                                                    | V <sub>OUT</sub> + V <sub>DO</sub> |                     | 5.5   | V                  |
| V <sub>BIAS</sub>                 | Bias pin voltage range                           |                                                                                    | 2.375                              |                     | 5.25  | V                  |
| $V_{REF}$                         | Internal reference (Adj.)                        | T <sub>J</sub> = +25°C                                                             | 0.796                              | 0.8                 | 0.804 | V                  |
|                                   | Output voltage range                             | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 1.5A, V <sub>BIAS</sub> = 5V              | $V_{REF}$                          |                     | 3.6   | V                  |
| V <sub>OUT</sub>                  | Accuracy <sup>(1)</sup>                          | $2.375V \le V_{BIAS} \le 5.25V$ , $50mA \le I_{OUT} \le 1.5A$                      | -1                                 | ±0.2                | 1     | %                  |
| \/ \/ \/ \/ \/                    | Line near detien                                 | $V_{OUT\ (NOM)} + 0.3 \le V_{IN} \le 5.5V, QFN$                                    |                                    | 0.0005              | 0.05  | 0/ /\/             |
| V <sub>OUT</sub> /V <sub>IN</sub> | Line regulation                                  | $V_{OUT\ (NOM)} + 0.3 \le V_{IN} \le 5.5V$ , DDPAK                                 |                                    | 0.0005              | 0.06  | - %/V              |
| \                                 | Landana da Cara                                  | 0mA ≤ I <sub>OUT</sub> ≤ 50mA                                                      |                                    | 0.013               |       | %/mA               |
| VOUT/IOUT                         | Load regulation                                  | 50mA ≤ I <sub>OUT</sub> ≤ 1.5A                                                     |                                    | 0.04                |       | %/A                |
|                                   | \/ dramaticaltama(2)                             | I <sub>OUT</sub> = 1.5A, V <sub>BIAS</sub> – V <sub>OUT (NOM)</sub> ≥ 1.62V, QFN   |                                    | 55                  | 100   | \/                 |
| $V_{DO}$                          | V <sub>IN</sub> dropout voltage <sup>(2)</sup>   | I <sub>OUT</sub> = 1.5A, V <sub>BIAS</sub> – V <sub>OUT</sub> (NOM) ≥ 1.62V, DDPAK |                                    | 60                  | 120   | mV                 |
|                                   | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | $I_{OUT} = 1.5A$ , $V_{IN} = V_{BIAS}$                                             |                                    |                     | 1.4   | V                  |
| I <sub>CL</sub>                   | Current limit                                    | $V_{OUT} = 80\% \times V_{OUT (NOM)}$                                              | 1.8                                |                     | 4     | Α                  |
| I <sub>BIAS</sub>                 | Bias pin current                                 | I <sub>OUT</sub> = 0mA to 1.5A                                                     |                                    | 2                   | 4     | mA                 |
| I <sub>SHDN</sub>                 | Shutdown supply current (V <sub>IN</sub> )       |                                                                                    |                                    | 1                   | 100   | μА                 |
| I <sub>FB</sub>                   | Feedback pin current <sup>(3)</sup>              | I <sub>OUT</sub> = 50mA to 1.5A                                                    | -250                               | 68                  | 250   | nA                 |
|                                   | Power-supply rejection                           | 1kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V     |                                    | 73                  |       | ·                  |
| (                                 | (V <sub>IN</sub> to V <sub>OUT</sub> )           | 800kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V   |                                    | 42                  |       | dB                 |
| PSRR                              | Power-supply rejection                           | 1kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V     |                                    | 67                  |       | .ID                |
|                                   | (V <sub>BIAS</sub> to V <sub>OUT</sub> )         | 800kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V   |                                    | 50                  |       | dB                 |
| Noise                             | Output noise voltage                             | 100Hz to 100kHz, I <sub>OUT</sub> = 1.5A                                           |                                    | $25 \times V_{OUT}$ |       | μV <sub>RMS</sub>  |
| $V_{TRAN}$                        | %V <sub>OUT</sub> droop during load transient    | $I_{OUT}$ = 50mA to 1.5A at 1A/ $\mu$ s, $C_{OUT}$ = none                          |                                    | 3.5                 |       | %V <sub>OU</sub> - |
| t <sub>STR</sub>                  | Minimum startup time                             | V <sub>TRACK</sub> > 0.8V                                                          |                                    | 40                  |       | μs                 |
| T <sub>ACC</sub>                  | Track pin accuracy                               | $0.2V \le V_{TRACK} \le 0.7V, V_{OUT} = 0.8V$                                      | -60                                |                     | 60    | mV                 |
| I <sub>TR</sub>                   | Track pin current                                | V <sub>TRACK</sub> = 0.4V                                                          |                                    | 0.1                 | 1     | μΑ                 |
| V <sub>EN, HI</sub>               | Enable input high level                          |                                                                                    | 1.1                                |                     | 5.5   | V                  |
|                                   | Enable input low level                           |                                                                                    | 0                                  |                     | 0.4   | V                  |
| V <sub>EN, HYS</sub>              | Enable pin hysteresis                            |                                                                                    |                                    | 50                  |       | mV                 |
| V <sub>EN, DG</sub>               | Enable pin deglitch time                         |                                                                                    |                                    | 20                  |       | μs                 |
|                                   | Enable pin current                               | V <sub>EN</sub> = 5V                                                               |                                    | 0.1                 | 1     | μΑ                 |
|                                   | PG trip threshold                                | V <sub>OUT</sub> decreasing                                                        | 86.5                               | 90                  | 93.5  | %V <sub>OU</sub>   |
| V <sub>HYS</sub>                  | PG trip hysteresis                               | -                                                                                  |                                    | 3                   |       | %V <sub>OU</sub> - |
| V <sub>PG, LO</sub>               | PG output low voltage                            | I <sub>PG</sub> = 1mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub>                |                                    |                     | 0.3   | V                  |
| I <sub>PG, LKG</sub>              | PG leakage current                               | V <sub>PG</sub> = 5.25V, V <sub>OUT</sub> > V <sub>IT</sub>                        |                                    | 0.3                 | 1     | μА                 |
| T <sub>J</sub>                    | Operating junction temperature                   |                                                                                    | -40                                |                     | +125  | °C                 |
| <b>-</b>                          | Thermal shutdown                                 | Shutdown, temperature increasing                                                   |                                    | +155                |       |                    |
| $T_{SD}$                          | temperature                                      | Reset, temperature decreasing                                                      |                                    | +140                |       | °C                 |

<sup>(1)</sup> Adjustable devices tested at 0.8V; external resistor tolerance is not taken into account.

<sup>2)</sup> Dropout is defined as the voltage from the input to  $V_{OUT}$  when  $V_{OUT}$  is 2% below nominal.

<sup>(3)</sup> I<sub>FB</sub> current flow is out of the device.



## **BLOCK DIAGRAM**



Table 1. Standard 1% Resistor Values for Programming the Output Voltage<sup>(1)</sup>

| $R_1$ (k $\Omega$ ) | $R_2$ (k $\Omega$ ) | V <sub>OUT</sub> (V) |
|---------------------|---------------------|----------------------|
| Short               | Open                | 0.8                  |
| 0.619               | 4.99                | 0.9                  |
| 1.13                | 4.53                | 1.0                  |
| 1.37                | 4.42                | 1.05                 |
| 1.87                | 4.99                | 1.1                  |
| 2.49                | 4.99                | 1.2                  |
| 4.12                | 4.75                | 1.5                  |
| 3.57                | 2.87                | 1.8                  |
| 3.57                | 1.69                | 2.5                  |
| 3.57                | 1.15                | 3.3                  |

(1)  $V_{OUT} = 0.8 \times (1 + R1/R2)$ 



## **PIN DESCRIPTIONS**

| NAME    | KTW (DDPAK) | RGW (QFN)       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN      | 5           | 5–8             | Unregulated input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EN      | 7           | 11              | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                      |
| TRACK   | 1           | 15              | Tracking pin. Connect this pin to the center tap of a resistor divider off of an external supply to program the device to track an external supply.                                                                                                                                                                                                                                                                                                                                                                           |
| BIAS    | 6           | 10              | Bias input voltage for error amplifier, reference, and internal control circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PG      | N/A         | 9               | Power-Good (PG) is an open-drain, active-high output that indicates the status of $V_{OUT}.$ When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high-impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low-impedance state. A pull-up resistor from $10k\Omega$ to $1M\Omega$ should be connected from this pin to a supply up to 5.5V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left floating if output monitoring is not necessary. |
| FB      | 2           | 16              | This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                               |
| OUT     | 3           | 1, 18–20        | Regulated output voltage. No capacitor is required on this pin for stability.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NC      | N/A         | 2–4, 13, 14, 17 | No connection. This pin can be left floating or connected to GND to allow better thermal contact to the top-side plane.                                                                                                                                                                                                                                                                                                                                                                                                       |
| GND     | 4           | 12              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PAD/TAB |             |                 | Should be soldered to the ground plane for increased thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Copyright © 2005–2008, Texas Instruments Incorporated



## TYPICAL CHARACTERISTICS

At  $T_J$  = +25°C,  $V_{OUT}$  = 1.5V,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3V,  $V_{BIAS}$  = 3.3V,  $I_{OUT}$  = 50mA, EN =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F, unless otherwise noted.



LOAD REGULATION 0.050 Referred to  $I_{OUT} = 50 \text{mA}$ 0.025 Change in V<sub>OUT</sub> (%) +25°C -0.025 -0.050 -40°€ -0.075 +125°C -0.100-0.125-0.15050 500 1000 1500  $I_{OUT}$  (mA)

Figure 3.

Figure 4.





Figure 5.









## TYPICAL CHARACTERISTICS (continued)

At  $T_J$  = +25°C,  $V_{OUT}$  = 1.5V,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3V,  $V_{BIAS}$  = 3.3V,  $I_{OUT}$  = 50mA, EN =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F, unless otherwise noted.



Figure 9.



Frequency (Hz) Figure 11.



**VBIAS PSRR VS FREQUENCY** 90 I<sub>OUT</sub> = 1.5A 80 Power-Supply Rejection (dB) 70 60 50 40 30 20 10 0 10 100 100k 1k 10k 1M 10M Frequency (Hz)

Figure 10.



Figure 12.



Figure 14.



## TYPICAL CHARACTERISTICS (continued)

 $At \ T_J = +25^{\circ}C, \ V_{OUT} = 1.5V, \ V_{IN} = V_{OUT(TYP)} + 0.3V, \ V_{BIAS} = 3.3V, \ I_{OUT} = 50 mA, \ EN = V_{IN}, \ C_{IN} = 1 \mu F, \ C_{BIAS} = 4.7 \mu F, \ and \ C_{OUT} = 1.5V + 1.5 m C_{BIAS} = 1.$ 10μF, unless otherwise noted.















Figure 20.



## **TYPICAL CHARACTERISTICS (continued)**

At T<sub>J</sub> = +25°C, V<sub>OUT</sub> = 1.5V, V<sub>IN</sub> = V<sub>OUT(TYP)</sub> + 0.3V, V<sub>BIAS</sub> = 3.3V, I<sub>OUT</sub> = 50mA, EN = V<sub>IN</sub>, C<sub>IN</sub> = 1 $\mu$ F, C<sub>BIAS</sub> = 4.7 $\mu$ F, and C<sub>OUT</sub> = 10 $\mu$ F, unless otherwise noted.



Figure 25.



#### APPLICATION INFORMATION

The TPS74301 belongs to a family of new generation ultra-low dropout regulators that feature soft-start and tracking capabilities. These regulators use a low current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages.

The use of an NMOS-pass FET offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS74301 to be stable with any or even no output capacitor. Transient response is also superior to PMOS topologies, particularly for low  $\rm V_{IN}$  applications.

The TPS74301 features a TRACK pin that allows the output to track an external supply. This feature is useful in minimizing the stress on ESD structures that are present between the CORE and I/O power pins of many processors. A power-good (PG) output is also available to allow supply monitoring and sequencing of follow-on supplies. To control the output turn-on, an enable (EN) pin with hysteresis and deglitch is provided to allow slow-ramping signals to be utilized for sequencing the device. The low  $V_{\rm IN}$  and  $V_{\rm OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often present in processor intensive systems.

Figure 26 is a typical application circuit for the TPS74301 adjustable device.

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in Figure 26. Refer to Table 1 for sample resistor values of common output voltages. In order to achieve the maximum accuracy specifications,  $R_2$  should be  $\leq 4.99k\Omega$ .

# INPUT, OUTPUT, AND BIAS CAPACITOR REQUIREMENTS

The device does not require any output capacitor for stability. If an output capacitor is needed, the device is designed to be stable for all available types and values of output capacitance. The device is also stable with multiple capacitors in parallel, of any type or value.

The capacitance required on the IN and BIAS pins is strongly dependent on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for  $V_{\text{IN}}$  and  $V_{\text{BIAS}}$  is  $1\mu\text{F}$ . If  $V_{\text{IN}}$  and  $V_{\text{BIAS}}$  are connected to the same supply, the recommended minimum capacitor for  $V_{\text{BIAS}}$  is  $4.7\mu\text{F}$ . Good quality, low ESR capacitors should be used on the input; ceramic X5R and X7R capacitors are preferred. These capacitors should be placed as close the pins as possible for optimum performance.



Figure 26. Typical Application Circuit for the TPS74301 (Adjustable)

#### TRANSIENT RESPONSE

The TPS74301 was designed to have transient response within 5% for most applications without any output capacitor. In some cases, the transient response may be limited by the transient response of the input supply. This limitation is especially true in applications where the difference between the input and output is less than 300mV. In this case, adding additional input capacitance improves the transient response much more than just adding additional output capacitance would do. With a solid input supply, adding additional output capacitance reduces undershoot and overshoot during a transient at the expense of a slightly longer V<sub>OUT</sub> recovery time. Refer to Figure 21 in the Typical Characteristics section. Since the TPS74301 is stable without an output capacitor, many applications may allow for little or no capacitance at the LDO output. For these applications, local bypass capacitance for the device under power may be sufficient to meet the transient requirements of the application. This design reduces the total solution cost by avoiding the need to use expensive high-value capacitors at the LDO output.

#### **DROPOUT VOLTAGE**

The TPS74301 offers industry-leading dropout performance, making it well-suited for high-current low  $V_{\text{IN}}/\text{low}\ V_{\text{OUT}}$  applications. The extremely low dropout of the TPS74301 allows the device to be used instead of a DC/DC converter and still achieve good efficiencies. This efficiency allows users to rethink the power architecture for their applications to find the smallest, simplest, and lowest cost solution.

There are two different specifications for dropout voltage with the TPS74301. The first specification (as shown in Figure 27) is referred to as  $V_{IN}$  Dropout and is for users wishing to apply an external bias voltage to achieve low dropout. This specification assumes that  $V_{BIAS}$  is at least 1.62V above  $V_{OUT}$ , which is the case for  $V_{BIAS}$  when powered by a 3.3V rail with 5% tolerance and with  $V_{OUT}$  = 1.5V. If  $V_{BIAS}$  is higher than  $3.3V \times 0.95$  or  $V_{OUT}$  is less than 1.5V,  $V_{IN}$  dropout is less than specified.



Figure 27. Typical Application of the TPS74301 Using an Auxiliary Bias Rail

The second specification (see Figure 28), referred to as  $V_{B/AS}$  *Dropout*, is for users who wish to tie IN and BIAS together. This option allows the device to be used in applications where an auxiliary bias voltage is unavailable or low dropout is not required. Dropout is limited by BIAS in these applications because  $V_{BIAS}$  provides the gate drive to the pass FET, and therefore must be 1.4V above  $V_{OUT}$ . Because of this usage, IN and BIAS tied together easily consume huge power. Pay attention not to exceed the power rating of the IC package.



Figure 28. Typical Application of the TPS74301 Without an Auxiliary Bias



# PROGRAMMABLE SEQUENCING WITH TRACK

The TPS74301 features a track pin that allows the output to track an external supply at start-up. While the TRACK input is below 0.8V, the error amplifier regulates the FB pin to the TRACK input. Properly choosing the resistor divider network ( $R_1$  and  $R_2$ ) as shown in Figure 29 enables the regulator output to track the external supply to obtain a simultaneous or ratiometric start-up. Once the TRACK input reaches 0.8V, the error amplifier regulates the FB pin to the 0.8V internal reference. Further increases to the TRACK input have no effect.



Figure 29. Various Sequencing Methods Using the TRACK Pin

The maximum recommended value for  $R_2$  is  $100k\Omega$ . Once  $R_2$  is selected,  $R_1$  is calculated using one of the equations given in Figure 29.

#### SEQUENCING REQUIREMENTS

The device can have  $V_{IN}$ ,  $V_{BIAS}$ ,  $V_{EN}$ , and  $V_{TRACK}$  sequenced in any order without causing damage to the device. However, for the track function to work as intended, certain sequencing rules must be applied.  $V_{BIAS}$  must be present and the device enabled before the track signal starts to ramp.  $V_{IN}$  should ramp up faster than the external supply being tracked so that the tracking signal will not drive the device into  $V_{IN}$  dropout as  $V_{OUT}$  ramps up. The preferred method to sequence the tracking device is to have  $V_{IN}$ ,  $V_{BIAS}$ , and  $V_{EN}$  above the minimum required voltages before enabling the master supply to initiate the startup sequence. This method is illustrated in Figure 29. Resistors  $R_3$  and  $R_4$  disable the master supply until the input voltage is above 3.52V (typical).

If the TRACK pin is not needed it should be connected to  $V_{\text{IN}}$ . Configured in this way, the device starts up typically within  $40\mu\text{s}$ , which may result in large inrush current that could cause the input supply to droop. If soft-start is needed, consider the TPS74201 or TPS74401 devices.

**NOTE:** When  $V_{BIAS}$  and  $V_{EN}$  are present and  $V_{IN}$  is not supplied, this device outputs approximately  $50\mu A$  of current from OUT. Although this condition will not cause any damage to the device, the output current may charge up the OUT node if total resistance between OUT and GND (including external feedback resistors) is greater than  $10k\Omega$ .

## **OUTPUT NOISE**

The TPS74301 provides low output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a  $0.001\mu F$  soft-start capacitor, the output noise is reduced by half and is typically  $30\mu V_{RMS}$  for a 1.2V output (10Hz to 100kHz). Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. The RMS noise with a  $0.001\mu F$  soft-start capacitor is given in Equation 1.

$$V_{N}(\mu V_{RMS}) = 25 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (1)

The low output noise of the TPS74301 makes it a good choice for powering transceivers, PLLs, or other noise-sensitive circuitry.

#### **ENABLE/SHUTDOWN**

The enable (EN) pin is active high and is compatible with standard digital signaling levels.  $V_{EN}$  below 0.4V turns the regulator off, while  $V_{EN}$  above 1.1V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with relatively slow-ramping analog signals. This configuration allows the TPS74301 to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 50mV of hysteresis and a deglitch circuit to help avoid on-off cycling because of small glitches in the  $V_{EN}$  signal.

The enable threshold is typically 0.8V and varies with temperature and process variations. Temperature variation is approximately  $-1 \text{mV/}^{\circ}\text{C}$ ; therefore, process variation accounts for most of the variation in the enable threshold. If precise turn-on timing is required, a fast rise-time signal should be used to enable the TPS74301.

If not used, EN can be connected to either IN or BIAS. If EN is connected to IN, it should be connected as close as possible to the largest capacitance on the input to prevent voltage droops on that line from triggering the enable circuit.

## POWER-GOOD (QFN Package Only)

The power-good (PG) pin is an open-drain output and can be connected to any 5.5V or lower rail through an external pull-up resistor. This pin requires at least 1.1V on  $V_{\text{BIAS}}$  in order to have a valid output. The PG output is high-impedance when  $V_{\text{OUT}}$  is greater than  $V_{\text{IT}}+V_{\text{HYS}}.$  If  $V_{\text{OUT}}$  drops below  $V_{\text{IT}}$  or if  $V_{\text{BIAS}}$  drops below 1.9V, the open-drain output turns on and pulls the PG output low. The PG pin also asserts when the device is disabled. The recommended operating condition of PG pin sink current is up to 1mA, so the pull-up resistor for PG should be in the range of  $10 k\Omega$  to  $1 M\Omega.$  PG is only provided on the QFN package. If output voltage monitoring is not needed, the PG pin can be left floating.

#### INTERNAL CURRENT LIMIT

The TPS74301 features a factory-trimmed, accurate current limit that is flat over temperature and supply voltage. The current limit allows the device to supply surges of up to 1.8A and maintain regulation. The current limit responds in about 10µs to reduce the current during a short-circuit fault. Recovery from a short-circuit condition is well-controlled and results in very little output overshoot when the load is removed. See Figure 25 in the Typical Characteristics section for output short-circuit recovery performance.

The internal current limit protection circuitry of the TPS74301 is designed to protect against overload conditions. It is not intended to allow operation above the rated current of the device. Continuously running the TPS74301 above the rated current degrades device reliability.

#### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately +155°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Activation of the thermal protection circuit indicates excessive power dissipation or inadequate heatsinking. For reliable operation, junction temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design heatsink), increase the (including ambient temperature until thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +30°C above the maximum expected ambient condition of the application. This condition produces a worst-case junction temperature of +125°C at the highest expected ambient temperature worst-case load.

The internal protection circuitry of the TPS74301 is designed to protect against overload conditions. It is not intended to replace proper heatsinking. Continuously running the TPS74301 into thermal shutdown degrades device reliability.

# LAYOUT RECOMMENDATIONS AND POWER DISSIPATION

An optimal layout can greatly improve transient performance, PSRR, and noise. To minimize the voltage droop on the input of the device during load transients, the capacitance on IN and BIAS should be connected as close as possible to the device. This capacitance also minimizes the effects of parasitic inductance and resistance of the input source and can therefore improve stability. To achieve optimal transient performance and accuracy, the top side of  $R_1$  in Figure 26 should be connected as close as possible to the load. If BIAS is connected to IN, it is recommended to connect BIAS as close to the sense point of the input supply as possible. This connection minimizes the voltage droop on BIAS during transient conditions and can improve the turn-on response.

Copyright © 2005–2008, Texas Instruments Incorporated



Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation. Power dissipation of the device depends on input voltage and load conditions, and can be calculated using Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On both the QFN (RGW) and DDPAK (KTW) packages, the primary conduction path for heat is through the exposed pad or tab to the printed circuit board (PCB). The pad or tab can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB

area to ensure the device does not overheat. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device, and can be calculated using Equation 3:

$$R_{\theta JA} = \frac{(+125^{\circ}C - T_A)}{P_D}$$
 (3)

Knowing the maximum  $R_{\theta JA}$  and system air flow, the minimum amount of PCB copper area needed for appropriate heatsinking can be calculated using Figure 30 through Figure 34.



Figure 30. PCB Layout and Corresponding R<sub>⊕JA</sub> Data, Buried Thermal Plane, No Vias Under Thermal Pad



Figure 31. PCB Layout and Corresponding  $R_{\theta JA}$  Data, Buried Thermal Plane, Vias Under Thermal Pad





Figure 32. PCB Layout and Corresponding  $R_{\theta JA}$  Data, Top Layer Thermal Plane



Figure 33. PCB Layout and Corresponding  $R_{\theta JA}\text{, }Buried$  Thermal Plane





Figure 34. PCB Layout and Corresponding  $R_{\theta JA}$ , Top Layer Thermal Plane





com 29-Apr-2008

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS74301KTWR     | ACTIVE                | DDPAK           | KTW                | 7    | 500            | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-245C-168 HR          |
| TPS74301KTWRG3   | ACTIVE                | DDPAK           | KTW                | 7    | 500            | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-245C-168 HR          |
| TPS74301KTWT     | ACTIVE                | DDPAK           | KTW                | 7    | 50             | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-245C-168 HR          |
| TPS74301KTWTG3   | ACTIVE                | DDPAK           | KTW                | 7    | 50             | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-245C-168 HR          |
| TPS74301RGWR     | ACTIVE                | QFN             | RGW                | 20   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS74301RGWRG4   | ACTIVE                | QFN             | RGW                | 20   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS74301RGWT     | ACTIVE                | QFN             | RGW                | 20   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS74301RGWTG4   | ACTIVE                | QFN             | RGW                | 20   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





29-Jul-2008

## TAPE AND REEL INFORMATION



## TAPE DIMENSIONS $\Phi \Phi \Phi \Phi \Phi$ $\oplus$ Cavity → A0 **←**

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS74301KTWR | DDPAK | KTW                | 7  | 500  | 330.0                    | 24.4                     | 10.6    | 15.6    | 4.9     | 16.0       | 24.0      | Q2               |
| TPS74301KTWT | DDPAK | KTW                | 7  | 50   | 330.0                    | 24.4                     | 10.6    | 15.6    | 4.9     | 16.0       | 24.0      | Q2               |
| TPS74301RGWR | QFN   | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3     | 5.3     | 1.5     | 8.0        | 12.0      | Q2               |
| TPS74301RGWT | QFN   | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3     | 5.3     | 1.5     | 8.0        | 12.0      | Q2               |





\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS74301KTWR | DDPAK        | KTW             | 7    | 500  | 346.0       | 346.0      | 41.0        |
| TPS74301KTWT | DDPAK        | KTW             | 7    | 50   | 346.0       | 346.0      | 41.0        |
| TPS74301RGWR | QFN          | RGW             | 20   | 3000 | 346.0       | 346.0      | 29.0        |
| TPS74301RGWT | QFN          | RGW             | 20   | 250  | 190.5       | 212.7      | 31.8        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flat pack, No-leads (QFN) package configuration
- The package thermal pad must be soldered to the board for thermal and mechanical performance..
  - See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground or power plane (whichever is applicable), or alternatively, a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## RGW (S-PQFP-N20)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



## KTW (R-PSFM-G7)

#### PLASTIC FLANGE-MOUNT



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Lead width and height dimensions apply to the plated lead.

- D. Leads are not allowed above the Datum B.
- E. Stand-off height is measured from lead tip with reference to Datum B.

Lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum dimension by more than 0.003".

G. Cross-hatch indicates exposed metal surface.

Falls within JEDEC MO–169 with the exception of the dimensions indicated.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated